# International Journal of Innovative Research in Technology & Science(IJIRTS) On-Chip Spectral Analysis for Built-In Testing using FFT Engine

Manjiri L. Karandikar<sup>1</sup>, Sandip Nemade<sup>2</sup> TIT, Bhopal, M.P.,India<sup>1</sup> Associate Prof., TIT, Bhopal, M.P.,India<sup>2</sup>

**Abstract:** On chip Built in testing of equipment is very electronic much necessary these days this is because customers are demanding more value for their money spent on electronic gadgets. The accurate and efficient analysis requires use of a very precise hardware and software. Also full understanding of test signals and system is required to perform spectrum analysis. FFT(Fast Fourier Transform algorithm) is the technique which can be used to perform built in test and calibration with the help of multi tone test signals with certain inter modulation component and harmonic component. To increase the accuracy of algorithm it I required to use large no of FFT test points. But if we increase FFT points the it will result in power consumption and large area this difficulty can be overcome by using coherent sampling rather than using traditional sampling method.

#### I. INTRODUCTION

of An important concern IC manufacturers is the Efforts required to implement BIST on their Chips. The objective of the manufacturer is to build and sell the IC at a profit. If BIST is not used at all, then there will be no overhead at all in the manufacturing, however, more sophisticated equipment will be required for each test, and repair will be more costly due to the increased difficulty of diagnosing any problems. Integrated calibration[1] and digital based analog circuit[5]design methods are becoming popular these days . performance parameters The and characteristics of circuit to be tested can be observed by output spectrum. Which led to on chip spectrum analyzers, which will emulate off chip system [2]. It is also proposed that ADC and DSP resources should quantize the analog signals of circuit for computation of FFT and tuning with DAC[3].

The FFT algorithm can be applied to a particular block or to series of blocks. The test signal frequency to be used always depends on clock frequency of FFT and sampling frequency. Effective calibration always requires sequential injection of test signal frequencies at various test points of FFT which can be accomplished with switches<sup>[4]</sup>. Consider an example, we have two test tone frequencies  $f_1$  and  $f_2$  then by monitoring spectral components of the circuit under test we will be able to determine 3<sup>rd</sup> order characteristics. If the sampling frequency should be low then (f<sub>2</sub> $f_1$ ) can be assured to be low by selecting correct test tone frequencies.

The FFT is one of the most commonly used digital signal processing algorithm. Recently, FFT processor has been widely used in digital signal processing field applied for communication systems. FFT processors is key components for an Orthogonal Frequency Division

# ISSN:2321-1156

International Journal of Innovative Research in Technology & Science(IJIRTS) Multiplexing (OFDM) These requirements typically translate into a large number of FFT points resulting in area and power frequency component. requirements. The purpose of the proposed FFT approach is to reduce the overhead associated with on-chip FFT implementations for built-in testing.

#### **II.FFT ALGORITHM**

The original FFT algorithm was designed for calculation of input waveforms of a spectrum only for certain frequencies which are separated from fundamental frequencies ( $F_f$ ). The  $F_f$  depends on the sampling frequency f<sub>s</sub> as wel as NFFT, where N denotes length of FFT such that

#### $F_f = f_s / NFFT$

To reduce the spectral leakage and for frequency resolution we can reduce  $f_s$  or FFT length can be increased, but we have constraint on sampling frequency and this constraint is that it should satisfy niquist criteria butw e can not play with  $f_s$  while dealing with on chip analysis. However if we increase the length N of FFT it increases the area and feasibility of FFT algorithm in testing. Thus FFT algorithm is merely useful in multi-tone testing because of spectral leakage problem.

One technique is useful inand efficient for on chip spectrum analysis [6] and the technique is coherent sampling [7]. Condition for oherent sampling is given by

#### $f_i/f_s = N/NFFT....(1)$

Where  $f_i$  is the input frequency,  $f_s$  is the sampling frequency, N is no of cycles to be sampled and NFFT is length of FFT. Coherent sampling is generally used in single tone testing. This is because input frequency can be calculated for single

#### **III. PROPOSED TECHNIQUE**

Proposed approach is based on coherent sampling as mentioned in the above section. The sampling frequency is chosen on the basis of frequency difference between the tones in multi-tone test. But before going toward our main aim that is multi-tone test we will first discuss single tone test.

The sampling frequency equation (1) is rearranged and given by

$$f_{sc} = f_i * NFFT/N....(2)$$

in this case f<sub>sc</sub> is coherent sampling frequency which is calculated for required input test frequency f<sub>i</sub> for FFT length NFFT and number of cycles of input test signal.

However for performing multitone test the fundamental frequency is  $\partial f$  and it is used in calculation of  $f_i$  in equation (2). In multitone test the spacing between the test tones should be equal to  $\partial f$  or multiples of  $\partial f$ . predefined value for ∂f With the corresponding value of  $f_{sc}$  can be determined as follows

 $f_{sc} = \partial f^* NFFT/N....(3)$ 

The choice of test tone frequency is chosen as follows

a) The test tone frequency should be integer multiple of  $\partial f$ 

b) The test tone signal frequency should be less than half of fsc.

If test frequency is chosen by following the above criteria we will be able to eliminate spectral leakage but also we will be able to achieve certain benefits such as

# International Journal of Innovative Research in Technology & Science(IJIRTS)

a) Spectral characteristics can be determined for obtaining higher order harmonics of input test tone signal.

b) Spectrum of input frequency  $f_i$  and its harmonic can be accurately calculated without aliasing and spectral leakage up to seventh order.

c) The noise levels with our approach is generally low.

As a reference for comparison to the postlayout 16-point FFT results, the "Calculated Input" columns include the corresponding frequency component values obtained for the same input with an ideal 65 536-point FFT. An error of less than  $\pm 0.02$  dB is observed for the fundamental components at 3 and 5 MHz, whereas the applied 50-dBc IM3 components at 1 and 7 MHz are captured with an error of 0.72 and 1.32 dB, respectively. The post-layout FFT engine simulation results indicate that the chosen combination of a 10-bit ADC and a 16-point FFT in this example is suitable to accurately determine the IM3 components of  $\leq$  50 dBc.

#### **IV.CONCLUSION**

An accurate FFT-based analysis was introduced for on-chip approach spectral characterization of multi-tone signals. The proposed approach was derived from the coherent sampling method. It was demonstrated using VHDL that it allows the designer to select the appropriate test signal frequencies, ADC resolution, and FFT length to achieve the desired frequency resolution in the output spectrum without spectral leakage. The method avoids the use of a large number of FFT points to minimize the required on-chip FFT resources for areapower-efficient and built-in testing applications For a 16-MHz 16-point FFT computation, the implemented FFT engine

consumes an estimated power of 5.57 mW with 1.1 V supply and occupies an area of 0.068mm2. A methodology was presented to determine the suitable ADC resolution and the FFT length to obtain a required accuracy. For example, when combined with a 10-bit ADC, the simulated error for IM3 extraction from the output spectrum of the 16-point FFT is within 1.5 dB for IM3 components  $\leq$  50 dBc.

## REFERENCES

[1] D. Kaczman, M. Shah, M. Alam, M. Rachedine, D. Cashen, L. Han,and A. Raghavan, "A single–chip 10-band WCDMA/HSDPA 4-band GSM/EDGE SAW-less CMOS receiver with DigRF 3G interface and +90 dBm IIP2," *IEEE J. Solid-State Circuits*, vol. 44, no. 3, pp. 718–739, Mar. 2009.

[2] A. P. Jose, K. A. Jenkins, and S. K. Reynolds, "On-chip spectrum analyzer for analog built-in self test," in *Proc. IEEE VLSI Test Symp.*, May 2005, pp. 131–136.

[3] H.-M. Chang, M.-S. Lin, and K.-T. Cheng, "Digitally-assisted analog/RF testing for mixed-signal SoCs," in *Proc. 17th IEEE Asian Test Symp.*, Nov. 2008, pp. 43–48.

[4] I. Vassiliou, K. Vavelidis, T. Georgantas,
S. Plevridis, N. Haralabidis, G. Kamoulakos,
C. Kapnistis, S. Kavadias, Y. Kokolakis, P.
Merakos, J. C. Rudell, A. Yamanaka, S.
Bouras, and I. Bouras, "A single-chip digitally calibrated 5.15-5.825-GHz 0.18-μm
CMOS transceiver for 802.11a wireless
LAN," *IEEE J. Solid-State Circuits*, vol. 38, no. 12, pp. 2221–2231, Dec. 2003.

[5] B. Murmann, "Digitally assisted analog circuits," *IEEE Micro*, vol. 26,no. 2, pp. 38–47, Mar.–Apr. 2006.

[6] *IEEE Standard for Digitizing Waveform Recorders*, IEEE Standard

1057-2007, Apr. 2008.

[25] *IEEE Standard for Terminology and Test Methods for Analog to Digital* 

Converters, IEEE Standard 1241–2010, Jan. 2011.

## *ISSN:2321-1156*

# International Journal of Innovative Research in Technology & Science(IJIRTS)

[7] J. A. Mielke, "Frequency domain testing of ADCs," *IEEE Des. Test Comput.*, vol. 13, no. 1, pp. 64–69, Mar. 1996.

[8] J.-Y. Ryu, B. C. Kim, and I. Sylla, "A new low-cost RF built-in selftest measurement for system-on-chip transceivers," *IEEE Trans. Instrum. Meas.*, vol. 55, no. 2, pp. 381–388, Apr. 2006.

[9] C.-H. Liao and H.-R. Chuang, "A 5.7-GHz 0.18- $\mu$ m CMOS gain controlled

differential LNA with current reuse for WLAN receiver," *IEEE Microw. Wirel. Compon. Lett.*, vol. 13, no. 12, pp. 526–528,Dec. 2003.

[10] N. Ahsan, J. Dabrowski, and A. Ouacha, "A self-tuning technique for optimization of dual band LNA," in *Proc. Eur. Conf. Wirel. Technol.*, Oct. 2008, pp. 178–181.

[11] S. Rodriguez, A. Rusu, L.-R. Zheng, and M. Ismail, "CMOS RF mixer with digitally enhanced IIP2," *Electron. Lett.*, vol. 44, no. 2, pp. 121–122, Jan. 2008.

[12] H.-K. Cha, S.-S. Song, H.-T. Kim, and K. Lee, "A CMOS harmonic rejection mixer with mismatch calibration circuitry for digital TV tuner

applications," *IEEE Microw. Wirel. Compon. Lett.*, vol. 18, no. 9, pp. 617–619, Sep. 2008.

[13] S. Rodriguez, S. Tao, M. Ismail, and A. Rusu, "An IIP2 digital calibration technique for passive CMOS down-converters," in *Proc. IEEE Int. Symp. Circuits Syst.*, Jun. 2010, pp. 825–828.